August 1986 Revised March 2000 DM74LS283 4-Bit Binary Adder with Fast Carry

## DM74LS283 4-Bit Binary Adder with Fast Carry

#### **General Description**

FAIRCHILD

SEMICONDUCTOR

These full adders perform the addition of two 4-bit binary numbers. The sum  $(\Sigma)$  outputs are provided for each bit and the resultant carry (C4) is obtained from the fourth bit. These adders feature full internal look ahead across all four bits. This provides the system designer with partial look ahead performance at the economy and reduced package count of a ripple-carry implementation.

The adder logic, including the carry, is implemented in its true form meaning that the end-around carry can be accomplished without the need for logic or level inversion.

#### **Features**

- Full-carry look-ahead across the four bits
- Systems achieve partial look-ahead performance with the economy of ripple carry
- Typical add times
  Two 8-bit words 25 ns
  Two 16-bit words 45 ns
- Typical power dissipation per 4-bit adder 95 mW

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| DM74LS283M   | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |
| DM74LS283N   | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### **Connection Diagram**



© 2000 Fairchild Semiconductor Corporation DS006421

www.fairchildsemi.com



| Input |    |     |             | Outputs     |                  |    |             |    |      |  |
|-------|----|-----|-------------|-------------|------------------|----|-------------|----|------|--|
|       |    |     |             | When C0 = L |                  |    | When C0 = H |    |      |  |
|       |    |     | When C2 = L |             |                  |    | When C2 = H |    |      |  |
| A1 /  | B1 | A2  | B2          | Σ1          | $1 \Sigma^2 C^2$ |    | Σ1          | Σ2 | C2 / |  |
| A3    | B3 | A4  | В4          | Σ3          | Σ4               | C4 | Σ3          | Σ4 | C4   |  |
| L     | L  | L   | L           | L           | L                | L  | н           | L  | L    |  |
| Н     | L  | L   | L           | н           | L                | L  | L           | н  | L    |  |
| L     | н  | L   | L           | н           | L                | L  | L           | н  | L    |  |
| н     | н  | L   | L           | L           | н                | L  | н           | H  | L    |  |
| L     | L  | н   | L           | L           | н                | L  | н           | н  | L    |  |
| н     | L  | н   | L           | н           | н                | L  | L           | L  | н    |  |
| L     | н  | н   | L           | н           | н                | L  | L           | L  | н    |  |
| н     | Н  | н   | L           | L           | L                | н  | н           | L  | н    |  |
| L     | L  | L   | н           | L           | н                | L  | н           | н  | L    |  |
| н     | L  | L   | н           | н           | н                | L  | L           | L  | н    |  |
| L     | н  | L   | н           | н           | н                | L  | L           | L  | н    |  |
| н     | н  | j L | н           | L           | L L              | н  | н           | L  | н    |  |
| L     | L  | н   | н           | L           | L                | н  | н           | L  | н    |  |
| н     | L  | н   | н           | н           | L                | н  | L           | н  | н    |  |
| L     | н  | н   | н           | н           | L                | н  | L           | н  | н    |  |
| н     | н  | н   | н           | i L         | н                | н  | н           | н  | н    |  |

H = HIGH Level, L = LOW Level

Input conditions at A1, B1, A2, B2, and C0 are used to determine outputs  $\Sigma$ 1 and  $\Sigma$ 2 and the value of the internal carry C2. The values at C2, A3, B3, A4, and B4 are then used to determine outputs  $\Sigma$ 3,  $\Sigma$ 4, and C4.

### Logic Diagram



www.fairchildsemi.com

2

#### Absolute Maximum Ratings(Note 1)

| Supply Voltage                       | 7V                                |
|--------------------------------------|-----------------------------------|
| Input Voltage                        | 7V                                |
| Operating Free Air Temperature Range | $0^{\circ}C$ to $+70^{\circ}C$    |
| Storage Temperature Range            | $-65^{\circ}C$ to $+150^{\circ}C$ |

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

# DM74LS283

#### **Recommended Operating Conditions**

| Symbol          | Parameter                      | Min  | Nom | Max  | Units |
|-----------------|--------------------------------|------|-----|------|-------|
| V <sub>CC</sub> | Supply Voltage                 | 4.75 | 5   | 5.25 | V     |
| V <sub>IH</sub> | HIGH Level Input Voltage       | 2    |     |      | V     |
| V <sub>IL</sub> | LOW Level Input Voltage        |      |     | 0.8  | V     |
| ОН              | HIGH Level Output Current      |      |     | -0.4 | mA    |
| OL              | LOW Level Output Current       |      |     | 8    | mA    |
| T <sub>A</sub>  | Free Air Operating Temperature | 0    |     | 70   | °C    |

#### **Electrical Characteristics**

over recommended operating free air temperature range (unless otherwise noted)

| Symbol           | Parameter                    | Condition                                    | 5    | Min  | Typ<br>(Note 2) | Max  | Units |  |
|------------------|------------------------------|----------------------------------------------|------|------|-----------------|------|-------|--|
| VI               | Input Clamp Voltage          | $V_{CC} = Min, I_I = -18 \text{ mA}$         |      |      |                 | -1.5 | V     |  |
| V <sub>OH</sub>  | HIGH Level                   | $V_{CC} = Min, I_{OH} = Max$                 | 2.7  | 3.4  |                 | V    |       |  |
|                  | Output Voltage               | $V_{IL} = Max, V_{IH} = Min$                 |      | 2.1  | 3.4             |      | v     |  |
| V <sub>OL</sub>  | LOW Level                    | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max |      |      | 0.35            | 0.5  |       |  |
|                  | Output Voltage               | $V_{IL} = Max, V_{IH} = Min$                 |      | 0.55 | 0.5             | V    |       |  |
|                  |                              | $I_{OL} = 4 \text{ mA}, V_{CC} = \text{Min}$ |      |      | 0.25            | 0.4  |       |  |
| l <sub>l</sub>   | Input Current @ Max          | V <sub>CC</sub> = Max                        | А, В |      |                 | 0.2  | mA    |  |
|                  | Input Voltage                | $V_1 = 7V$                                   | C0   |      |                 | 0.1  |       |  |
| I <sub>IH</sub>  | HIGH Level                   | V <sub>CC</sub> = Max                        | А, В |      |                 | 40   | μA    |  |
|                  | Input Current                | $V_1 = 2.7V$                                 | C0   |      |                 | 20   |       |  |
| IIL              | LOW Level                    | V <sub>CC</sub> = Max                        | А, В |      |                 | -0.8 | mA    |  |
|                  | Input Current                | $V_I = 0.4V$                                 | C0   |      |                 | -0.4 |       |  |
| I <sub>OS</sub>  | Short Circuit Output Current | V <sub>CC</sub> = Max                        |      | -20  |                 | -100 | mA    |  |
| I <sub>CC1</sub> | Supply Current               | V <sub>CC</sub> = Max (Note 4)               |      |      | 19              | 34   | mA    |  |
| I <sub>CC2</sub> | Supply Current               | V <sub>CC</sub> = Max (Note 5)               |      |      | 22              | 39   | mA    |  |

Note 2: All typicals are at  $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ .

Note 3: Not more than one output should be shorted at a time, and the duration should not exceed one second.

Note 4: I<sub>CC1</sub> is measured with all outputs OPEN, all B inputs LOW and all other inputs at 4.5V, or all inputs at 4.5V.

Note 5:  $I_{\text{CC2}}$  is measured with all outputs OPEN and all inputs GROUNDED.

| က |
|---|
| œ |
| 2 |
| S |
|   |
| 4 |
| ~ |
| 5 |
| 5 |
|   |

#### Switching Characteristics

#### at $V_{CC}=5V$ and $T_A=25^\circ C$ From (Input) $\mathbf{R}_{\mathbf{L}} = \mathbf{2} \mathbf{k} \Omega$ $\boldsymbol{C_L}=\boldsymbol{50}~\boldsymbol{pF}$ Units Symbol Parameter $C_L = 15 \text{ pF}$ To (Output) Min Max Min Max Propagation Delay Time t<sub>PLH</sub> C0 to $\Sigma 1$ , $\Sigma 2$ 24 28 ns LOW-to-HIGH Level Output t<sub>PHL</sub> Propagation Delay Time C0 to $\Sigma 1$ , $\Sigma 2$ 24 30 ns HIGH-to-LOW Level Output Propagation Delay Time t<sub>PLH</sub> 28 C0 to ∑3 24 ns LOW-to-HIGH Level Output Propagation Delay Time t<sub>PHL</sub> C0 to ∑3 24 30 ns HIGH-to-LOW Level Output t<sub>PLH</sub> Propagation Delay Time C0 to $\Sigma 4$ 24 28 ns LOW-to-HIGH Level Output Propagation Delay Time $t_{\mathsf{PHL}}$ C0 to $\Sigma 4$ 24 30 ns HIGH-to-LOW Level Output t<sub>PLH</sub> Propagation Delay Time $A_i$ or $B_i$ to $\Sigma_i$ 24 28 ns LOW-to-HIGH Level Output Propagation Delay Time t<sub>PHL</sub> $A_i \text{ or } B_i \text{ to } \Sigma_i$ 24 30 ns HIGH-to-LOW Level Output Propagation Delay Time t<sub>PLH</sub> C0 to C4 17 24 ns LOW-to-HIGH Level Output t<sub>PHL</sub> Propagation Delay Time C0 to C4 17 25 ns HIGH-to-LOW Level Output Propagation Delay Time t<sub>PLH</sub> A<sub>i</sub> or B<sub>i</sub> to C4 17 24 ns LOW-to-HIGH Level Output Propagation Delay Time t<sub>PHL</sub> 17 26 A<sub>i</sub> or B<sub>i</sub> to C4 ns HIGH-to-LOW Level Output



www.fairchildsemi.com



DM74LS283 4-Bit Binary Adder with Fast Carry

www.fairchildsemi.com